US4890002A - Line voltage fault detector for appliance protection - Google Patents
Line voltage fault detector for appliance protection Download PDFInfo
- Publication number
- US4890002A US4890002A US07/257,951 US25795188A US4890002A US 4890002 A US4890002 A US 4890002A US 25795188 A US25795188 A US 25795188A US 4890002 A US4890002 A US 4890002A
- Authority
- US
- United States
- Prior art keywords
- voltage
- waveform
- output
- terminal
- replicas
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 230000001052 transient effect Effects 0.000 claims abstract description 25
- 230000008859 change Effects 0.000 claims abstract description 17
- 239000002131 composite material Substances 0.000 claims abstract description 14
- 230000010363 phase shift Effects 0.000 claims abstract description 11
- 238000001514 detection method Methods 0.000 claims abstract description 9
- 230000005856 abnormality Effects 0.000 claims description 15
- 230000004044 response Effects 0.000 claims description 11
- 230000008878 coupling Effects 0.000 claims 1
- 238000010168 coupling process Methods 0.000 claims 1
- 238000005859 coupling reaction Methods 0.000 claims 1
- 238000012544 monitoring process Methods 0.000 abstract 1
- 239000003990 capacitor Substances 0.000 description 22
- 238000010586 diagram Methods 0.000 description 5
- 230000007704 transition Effects 0.000 description 5
- 230000001960 triggered effect Effects 0.000 description 5
- 230000009471 action Effects 0.000 description 2
- 230000002238 attenuated effect Effects 0.000 description 2
- 230000007935 neutral effect Effects 0.000 description 2
- 230000002159 abnormal effect Effects 0.000 description 1
- 230000003190 augmentative effect Effects 0.000 description 1
- 230000000903 blocking effect Effects 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 230000001427 coherent effect Effects 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 230000008030 elimination Effects 0.000 description 1
- 238000003379 elimination reaction Methods 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 230000036039 immunity Effects 0.000 description 1
- 230000007774 longterm Effects 0.000 description 1
- 238000000034 method Methods 0.000 description 1
- 230000010355 oscillation Effects 0.000 description 1
- 230000008569 process Effects 0.000 description 1
- 230000035484 reaction time Effects 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 230000001105 regulatory effect Effects 0.000 description 1
- 230000000630 rising effect Effects 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02J—CIRCUIT ARRANGEMENTS OR SYSTEMS FOR SUPPLYING OR DISTRIBUTING ELECTRIC POWER; SYSTEMS FOR STORING ELECTRIC ENERGY
- H02J9/00—Circuit arrangements for emergency or stand-by power supply, e.g. for emergency lighting
- H02J9/04—Circuit arrangements for emergency or stand-by power supply, e.g. for emergency lighting in which the distribution system is disconnected from the normal source and connected to a standby source
- H02J9/06—Circuit arrangements for emergency or stand-by power supply, e.g. for emergency lighting in which the distribution system is disconnected from the normal source and connected to a standby source with automatic change-over, e.g. UPS systems
- H02J9/062—Circuit arrangements for emergency or stand-by power supply, e.g. for emergency lighting in which the distribution system is disconnected from the normal source and connected to a standby source with automatic change-over, e.g. UPS systems for AC powered loads
Definitions
- the technical field of the invention is the electrical control art, and in particular, electrically controlled devices for protecting an associated load against abnormal power line voltage variations.
- a waveform-producing circuit for such a power supply is coupled to input power line terminals so as to provide an output waveform of nonzero amplitude spanning power line voltage axis crossings responsively to a generally sinusoidal voltage applied thereto.
- the waveform-producing circuit has the property of causing the output waveform to respond to failure of power line voltage during an axis crossing by changing its output waveform amplitude essentially synchronously with the occurrence of such failure, such response being characterized by a virtually instantaneous response time in comparison with the power line voltage period.
- a detector circuit is responsively coupled the waveform-producing circuit, and provides a power failure control signal condition responsively to such change in the waveform-producing circuit output waveform.
- the waveform-producing circuit includes means for providing significantly phase-shifted replicas of the line voltage waveform having nonzero values spanning the axis crossing range thereof.
- the circuit includes means for causing the replicas to reflect transient disturbances of the power line voltage by a change in amplitude, the network being configured so that the disturbance in the replica occurs synchronously with the time of its occurrence in the power line waveform.
- the detector circuit responds to these changes in replica amplitude to provide a system changeover control signal.
- the phase-shifted replicas are derived from a differentiating phase shift network driven by the power line voltage.
- the rapid pass-through of transient power line voltage conditions is achieved by configuring the phase-shift network to have a decay time extremely short with respect to the period of the power line voltage.
- the phase-shifted replica waveform is effectively full-wave rectified to provide a phase-shifted train of positive half-wave pulses.
- An unshifted train of such pulses is similarly produced by effectively full-wave rectifying unshifted replicas of the power line voltage waveform.
- These two sets of full-wave rectified waveforms are then combined, the resultant waveform being a pulse train of relatively modest excursions about an average value and having no nulls. Power line failure at any time causes an abrupt change in the amplitude of this resultant waveform.
- a detector comparator circuit set to respond to excursions beyond the limits of corresponding normal power line variation is used to activate suitable control circuitry for actuating a standby power supply.
- the foregoing system also finds application to a circuit breaker which will interrupt electrical power flow in case of sudden power line imbalance of the type previously mentioned by responding to the increased rate of change of power line voltage.
- FIG. 1 is a block schematic diagram of the principal elements of a representative standby power supply of the "off-line" type.
- FIG. 2 is a schematic diagram of a detector circuit for the instantaneous detection of voltage abnormalities of power line voltage.
- FIGS. 3A-3F represent voltage waveforms at various points in the circuit of FIG. 2.
- FIG. 4 shows composite voltage waveforms produced by the detector circuit under 100-volt and 130-volt line voltage input conditions.
- FIGS. 5A-5C show the development of an equivalent circuit or portion of the network shown in FIG. 2, showing equivalent reductions for purposes of transient analysis.
- FIGS. 6A-6C show respectively the power line waveform, the voltage waveform v 3 under power line failure conditions in the third quadrant of the power line voltage of FIG. 6A, and a similar situation attendant to power line failure in the fourth quadrant of FIG. 6A.
- FIG. 7A shows a normal power line voltage waveform, as well as a massively increased in-phase power line voltage waveform resulting from a sudden imbalance in a three-phase power distribution system.
- FIG. 7B shows the response of of the interior waveform shown in FIG. 3E in the event that the imbalance occurs at a power line voltage axis crossing.
- FIG. 8 is a block schematic diagram of the principal elements of a representative uninterrupted power supply of the "on-line" type.
- FIG. 9 is a block schematic diagram of the principal elements of an automatic A.C. power circuit breaker.
- FIG. 1 shows the principal elements of a representative standby power supply system of the "off-line" type.
- Input voltage from the power line is applied to input terminals T1, T2.
- Output terminal T4 is directly connected to input terminal T2, and output terminal T3 is coupled through a power switch S1 to input power terminal T1.
- Power switch S1 may in practice take a variety of forms, most commonly one or more semiconductor switches, or alternatively a mechanically driven relay.
- a fault detector and control circuit 2 is connected across the input terminals T1,T2 to monitor the input waveform and to produce appropriate control signals on control lines CL1 and CL2 in the event that a power line abnormality is detected.
- auxiliary power supply 1 connected across the input terminals T1,T2.
- the fault detector and control circuit 2 maintains the switch S1 in a closed condition by an appropriate control signal condition on control line CL1.
- a battery-operated inverter 3 is connected across the output terminals T3,T4. It is energized from a dormant to a power-producing state responsively to an appropriate control condition on line CL2.
- the fault detector and control circuit 2 commands the inverter 3 to a dormant, non-energized condition.
- the fault detector and control circuit 2 actuates the inverter 3 to an active power-producing mode, and simultaneously opens switch S1. Power is now supplied to the output terminal T3,T4 by the inverter 3.
- Inverter 3 contains an internal power supply 4 which not only powers the associated circuitry of the inverter, but which will also supply to the fault detector and control circuit 2 in this mode of running. This is necessary because the fault detector and control circuit must remain continuously powered in the event of total power failure at the input terminals T1,T2, thus shutting down the auxiliary power supply 1.
- the fault detector and control circuit 2 is thus maintained in an active mode to respond to subsequent restoration of input power line voltage within acceptable limits, whereupon reversion to the original standby mode is carried out.
- FIGS. 2-4, 6A-6C, 7 show a circuit for reacting rapidly to detect power line voltage abnormalities, and the waveforms associated therewith.
- a replica of the power line voltage V M between input power terminals M1,M2 is provided via a resistive attenuator R1, R2 having a nominal attenuation of the order of 30 to 1 or so.
- This attenuated signal is fed directly to the anode of a diode D1, having its cathode connected to a summing resistor R3.
- Half-wave voltage pulses v 1 are therefore provided to the diode D1, these voltage pulses being in phase with the line voltage V M as shown in FIG. 3B.
- a unity gain analog inverter I1 similarly feeds an inverted analog replica v 2 of the power line waveform to the summing resistor R3 through the anode of diode D2.
- a substantially less attenuated replica of the power line voltage V M is provided through a resistive attenuator R4,R5 having nominal values of 10 kilohms and 22 kilohms, respectively.
- This waveform is passed through a differentiating phase-shift network consisting of capacitor C1 connected to feed the output of the attenuator R4,R5 to resistor R6, having a nominal value of 5 kilohms.
- Capacitor C1 has a nominal value of 0.033 microfarad, and thus has a capacitive reactance at power lines frequency (60 Hertz) of the order of 80 kilohms. This value is twenty times the value of resistor R6.
- voltage pulses v 3 are delivered to diode D3 to supply current pulses to the resistor R3, but displaced in phase with respect to voltage pulses v 1 by approximately 90°.
- a corresponding replica v 4 of the remaining half-waves of the phase-shifted waveform supplied by the phase-shift network C1,R6 is similarly provided via an analog inverter I2 to resistor R3 through the cathode of diode D4.
- FIG. 3F The total waveform developed across resistor R3 is shown in FIG. 3F, which shows the voltage VT developed across resistor R3 as a summation of individual voltage pulses v 1 ,v 2 ,v 3 ,v 4 .
- the composite waveform VT developed across resistor R3 is not a simple summation of the voltage applied to the diodes D1-D4, since in general only one of these diodes will be conducting at any given time.
- the resultant voltage V T is a time-varying waveform having a frequency four times the power line frequency, and characterized by maximum values of 1.0 and minimum values of 0.71.
- FIGS. 2A-2E show idealized situations wherein 90° phase shifts are assumed; however, the slight difference between the actual and the ideal phase shift has a negligible effect in terms of the idealized description given hereinabove.
- Resistor R7 represents associated system loads, e.g., power supplies, etc., and is given a nominal value of 2 kilohms.
- the output voltage VT developed across resistor R3 is fed to the inverting input of a comparator AC2 and to the non-inverting input of a comparator AC1.
- the inverting input of comparator AC1 is set to a chosen value by adjustment of potentiometer P1 so as to bias this input at a chosen value which will trigger comparator AC1 to output a low (grounded output) state whenever VT rises above a chosen bounding value.
- the non-inverting input of comparator AC2 is adjusted to a chosen bias via potentiometer P2 to set a lower bounding value of VT.
- FIG. 4 shows two composite waveforms.
- the upper waveform has been chosen to correspond to a maximum allowable r.m.s. line voltage of 130 volts, and has been normalized for illustrative purposes to have its peak amplitude at 1.30 volts.
- the vertical axis labeled VF is to be temporarily ignored. Since the composite waveform has a minimum value of 0.71 times its peak value, then it follows that this waveform has for its lower bound the value of 0.91 volts.
- the lower waveform corresponds to a minimum allowable input r.m.s. line voltage of 100 volts, and correspondingly has a maximum value of 1.0 volts and thus has a minimum value of 0.71 volts.
- comparator C3 to cause the comparator C3 to trigger low above 130 volt line input, its inverting input is established at a potential of 1.30 volts by an appropriate setting of potentiometer P1. Similarly, the non-inverting input of comparator C2 is set to a value of 0.71 volts. If the line voltage falls below 100 volts, then this comparator will be similarly triggered low.
- comparators AC1 and AC2 are connected so that when their associated input voltage limit is exceeded, their outputs go low, by which is meant that their output stage transistors are turned on, i.e., comparators AC1 and AC2 are of the open-collector type, such as type LM339.
- the output is connected to a resistor R15, this resistor in turn being connected to the positive system supply rail through resistor R14.
- resistor R14 Across resistor R14 is a capacitor C2 of nominal value 0.1 microfarad.
- Resistor R14 has a nominal value of 330 kilohms and R15 has a nominal value of 2.2 kilohms.
- comparator C1 Responsively to any transition of the power line waveform above the maximum value established by the setting of potentiometer P1, comparator C1 will trigger, thus essentially grounding output line LA.
- the voltage across resistor R14 is momentarily held at zero by capacitor C2, and the change of state of output line LA is not reflected at the juncture between resistors R15 and R14 until a time established by the charging time of the network R15-C2 elapses. This decay time is approximately 200 microseconds. As a result of this, short-term transients of the 100-microsecond range are not passed to the input of driver DR1.
- a Schmitt trigger (latching comparator) circuit based upon driver DR1 is employed.
- An input resistor R7 of 560 kilohms is inserted in line LD to drive the input of driver DR1.
- a positive feedback resistor R8 of nominal value of one megohm is connected therearound.
- a significant feedback hysteresis is produced in the triggering of driver DR1 to prevent re-triggering by such ripple on the input waveform.
- driver DR1 is connected to the anode of diode D5, the cathode of which is connected to line LC, line LC being tied to the positive system rail through resistor R4. Consequently, when the input line voltage exceeds the range set by potentiometer P1, line LC is pulled to ground.
- FIG. 5A shows the Thevenin equivalent of the circuit elements of FIG. 2 supplying the output voltage V0 to the anode of diode D3 and to the inverting input of inverter I2.
- the A.C. voltage source is equal in magnitude to the voltage V M applied to the input terminals M-M. This may be further reduced by well-known principles to yield the equivalent network shown in FIG. 5B having an A.C. voltage source V' in series with an equivalent resistance R'.
- R' has the approximate value of 8 kilohms
- the equivalent generator V' produces a voltage approximately equal to 0.70 times the value of V M .
- the voltage across capacitor C1 may be approximately be set equal to the instantaneous voltage of the equivalent generator V' in the manner shown in FIG. 5B.
- the phantom generator V" is shown merely to establish for purposes of discussion the magnitude of the voltage across C1 at any instant of time. It will be essentially equal to the voltage of the equivalent generator V', and will have instantaneous polarity as shown, i.e., opposing the voltage V'.
- FIG. 5C shows the transient situation in this network in the event that the power line voltage delivered to input terminals M-M (FIG. 2) instantly fails, as, for example, when a power line breaks.
- the equivalent network under such conditions is as shown in FIG. 5C, and will result in a transient current i flowing in the direction shown according to the polarity shown.
- the capacitor C1 will be charged as indicated in FIGS. 5B and 5C.
- Such failure must result in immediate current flow i to produce an immediate negative output voltage V0.
- This voltage will be the instantaneous value of the voltage V' reduced by the network attenuation, i.e., by a factor R6 divided by the sum of R6 and R'. In terms of previously stated values, this attenuation will have a value of approximately 0.39.
- the network decay time constant is approximately 0.4 milliseconds.
- the high range output voltage limit for voltage V0 is 8.0 volts. This may be seen in the left-most vertical axis VF shown in FIG. 4.
- the out-of-range signal level corresponding to 100 volts r.m.s. input may similarly be shown to produce a peak output voltage V0 of 6.2 volts, yielding for its minima the value of 4.4 volts.
- the comparators AC1,AC2 must be set to trigger at 8.0 volts and 4.4 volts, respectively.
- FIG. 6B shows the general behavior of the non-inverted output voltage waveform v 3 of FIG. 2. It should be recalled at this point that in the event of power line failure, voltage waveforms V 1 and V 2 instantaneously go to zero. All that must be considered here is the behavior of the output voltage V0. It will also be recalled that the voltage across the resistor R3 will be that of the dominant positive voltage of the pair v 3 ,v 4 . To analyze this situation, consideration need only be given for the moment to the waveform v 3 .
- a transient having an initial value of 8.0 volts, and characterized by a decay time of 0.4 milliseconds, will only require about 0.2 milliseconds to reach the lower triggering level of 4.4 volts.
- rapid triggering in the submillisecond range is achieved.
- the high range comparator AC1 will remain in a triggered state at least until the transient voltage decays to 8.0 volts, after which time it reverts to an untriggered state; however the output voltage of driver DR1 will remain in a low state for a significant period of time thereafter because of the previously mentioned off-setting of the thresholds of this Schmitt trigger circuit, further augmented by the 33 millisecond decay time of the holding network C2-R14. This time interval is more than sufficient to allow the voltage waveform to decay to the lower triggering value of 4.4 volts, thus maintaining the prerequisite output state on line LC.
- a positive transient is produced, and throughout most of this range it will be of sufficient value to markedly exceed the high range threshold of 8.0 volts.
- the voltage v 3 is the dominant positive voltage of the network, and appears across resistor R3 to trigger the high range comparator AC1.
- the low range comparator AC2 may momentarily trigger, but will remain in such a state for such a short time that drive DR2 is not latched.
- an intermediate case will occur when the power line voltage fails immediately to the right of the 180° point of FIG. 6A. In the immediate region of this point, the positive transient will be insufficient to trigger the high range comparator AC1.
- the low range comparator will not trigger until the transient has decayed to 4.4 volts. In the worst case, this will occur when the transient is just slightly below 8.0 volts, and as before, approximately 0.2 milliseconds will have to elapse until the low range comparator is triggered.
- FIG. 8 shows the principles of the instant invention as applied to a power supply of the "on-line” type.
- a battery operated inverter constantly supplying power to the associated load from a storage battery, the storage battery being continuously charged from the power lines.
- FIG. 8 shows in block schematic form the principal elements of such a power supply.
- a battery charger 1a constantly connected to the input terminals T1, T2, and constantly supplies power to a storage battery and power supply 2a, which in turn constantly powers an inverter 3a.
- a single pole-double throw switch S1' is actuated by a fault detector and control circuit 4a to connect power output to the output terminals T3, T4.
- Power for the fault detector is provided by the storage battery and power supply 2a.
- the fault detector and control circuit is directly to the output terminals T3, T4, i.e., to the inverter output, and its function is to sense inverter failure and to actuate switch S1' to connect the input terminals T1, T2 directly to the output terminals T3 and T4, responsively thereto.
- the voltage abnormality detector previously described is fully applicable to such a system as shown in FIG. 8.
- a second voltage abnormality detection circuit may be connected across the input terminals T1, T2 to prevent a dangerous transition to direct power line voltage supply. This may be accomplished by a variety of means, as will be evident to those of ordinary skill in the art.
- FIG. 9 is a block schematic diagram of the principal elements of such a circuit breaker.
- input terminals T1 and T2 receive power from electrical power lines, and output terminals T3, T4 provide power to an associated load.
- Power supply 2b connected across the output terminals T3, T4 to provide power to a fault detector and control circuit 1b connected across the output terminals.
- the fault detector and control circuit actuates switch S1 interposed between terminals T1, T3 to a closed condition.
- a voltage abnormality of sufficient magnitude will cause the fault detector and control circuit 1b to operate switch S1 to an open condition, thereby interrupting power transfer.
- the circuit breaker system shown in FIG. 9 is initialized to a power-transferring condition by actuation of a manually operated momentary contact switch S2 bridging the terminals of switch S1. This energizes the power supply 2b and fault detector and control circuit 1b to actuate switch S1 to a closed condition and to maintain it there so long as the input line voltage remains within acceptable limit.
- a simple line voltage A.C. voltmeter M connected across terminals T1, T2 may be employed.
- a battery-powered additional fault detector and control circuit may be employed to restore operation automatically.
- the fault detector circuit of FIG. 2 may be modified simply by removing the entire low-range detection circuitry branch from comparator AC2 to diode D6.
Landscapes
- Business, Economics & Management (AREA)
- Emergency Management (AREA)
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Stand-By Power Supply Arrangements (AREA)
Abstract
Description
Claims (11)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US07/257,951 US4890002A (en) | 1987-11-09 | 1988-10-14 | Line voltage fault detector for appliance protection |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US07/118,257 US4890005A (en) | 1987-11-09 | 1987-11-09 | Standby power supply line voltage fault detector |
US07/257,951 US4890002A (en) | 1987-11-09 | 1988-10-14 | Line voltage fault detector for appliance protection |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US07/118,257 Division US4890005A (en) | 1987-11-09 | 1987-11-09 | Standby power supply line voltage fault detector |
Publications (1)
Publication Number | Publication Date |
---|---|
US4890002A true US4890002A (en) | 1989-12-26 |
Family
ID=26816137
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US07/257,951 Expired - Lifetime US4890002A (en) | 1987-11-09 | 1988-10-14 | Line voltage fault detector for appliance protection |
Country Status (1)
Country | Link |
---|---|
US (1) | US4890002A (en) |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5508603A (en) * | 1995-03-28 | 1996-04-16 | Northrop Grumman Corporation | Polarity corrected, intermittent compensated, remote load voltage regulation |
US5822166A (en) * | 1996-12-05 | 1998-10-13 | Intel Corporation | DC power bus voltage transient suppression circuit |
US20050184715A1 (en) * | 2004-02-24 | 2005-08-25 | Hiroyasu Kidokoro | Semiconductor switch |
US20070109696A1 (en) * | 2005-11-14 | 2007-05-17 | Jp Nolan & Company | Ground fault circuit interrupt device |
US20070118310A1 (en) * | 2005-11-22 | 2007-05-24 | Erik Kindseth | System, and method for quantifying voltage anomalies |
US20080252144A1 (en) * | 2007-04-13 | 2008-10-16 | Delta Electronics, Inc. | Uninterruptible power supply and method for controlling same |
US20100244563A1 (en) * | 2009-03-27 | 2010-09-30 | Aclara Power-Line Systems Inc. | Under frequency/under voltage detection in a demand response unit |
WO2013098015A3 (en) * | 2011-12-26 | 2014-01-09 | Arcelik Anonim Sirketi | A household appliance protected from mains over voltage |
US9733286B2 (en) | 2013-07-30 | 2017-08-15 | Industrial Technology Research Institute | Method for identifying electric appliance and apparatus and system thereof |
Citations (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3732463A (en) * | 1972-01-03 | 1973-05-08 | Gte Laboratories Inc | Ground fault detection and interruption apparatus |
US4002950A (en) * | 1975-03-06 | 1977-01-11 | Hughes Aircraft Company | Power transmission control system |
US4034269A (en) * | 1975-12-12 | 1977-07-05 | General Electric Company | Protective relay circuits |
US4144551A (en) * | 1977-01-13 | 1979-03-13 | Value Engineering Company | Power interrupter device for an electrical distribution system |
US4191992A (en) * | 1978-02-23 | 1980-03-04 | Megapulse Incorporated | Method of and apparatus for enabling soft-failure of modular power converter systems, including RF generator systems, embodying switching components in the power conversion |
US4245184A (en) * | 1979-03-23 | 1981-01-13 | Westinghouse Electric Corp. | AC Solid-state circuit breaker |
US4333119A (en) * | 1980-04-28 | 1982-06-01 | Purex Corporation | Power monitor system |
US4473756A (en) * | 1983-05-23 | 1984-09-25 | Caloyeras, Inc. | AC Uninterruptible power system |
US4605981A (en) * | 1983-07-13 | 1986-08-12 | Claude, S.A. | Industrial or domestic overvoltage protective device |
US4638176A (en) * | 1985-08-01 | 1987-01-20 | Mullett Associates, Inc. | Uninterruptible power supply |
US4703191A (en) * | 1985-12-09 | 1987-10-27 | Control Technology, Inc. | Reserve power source with power failure detection apparatus |
US4709296A (en) * | 1985-06-18 | 1987-11-24 | Northern Telecom Limited | Protection arrangement for a telephone subscriber line interface circuit |
-
1988
- 1988-10-14 US US07/257,951 patent/US4890002A/en not_active Expired - Lifetime
Patent Citations (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3732463A (en) * | 1972-01-03 | 1973-05-08 | Gte Laboratories Inc | Ground fault detection and interruption apparatus |
US4002950A (en) * | 1975-03-06 | 1977-01-11 | Hughes Aircraft Company | Power transmission control system |
US4034269A (en) * | 1975-12-12 | 1977-07-05 | General Electric Company | Protective relay circuits |
US4144551A (en) * | 1977-01-13 | 1979-03-13 | Value Engineering Company | Power interrupter device for an electrical distribution system |
US4191992A (en) * | 1978-02-23 | 1980-03-04 | Megapulse Incorporated | Method of and apparatus for enabling soft-failure of modular power converter systems, including RF generator systems, embodying switching components in the power conversion |
US4245184A (en) * | 1979-03-23 | 1981-01-13 | Westinghouse Electric Corp. | AC Solid-state circuit breaker |
US4333119A (en) * | 1980-04-28 | 1982-06-01 | Purex Corporation | Power monitor system |
US4473756A (en) * | 1983-05-23 | 1984-09-25 | Caloyeras, Inc. | AC Uninterruptible power system |
US4605981A (en) * | 1983-07-13 | 1986-08-12 | Claude, S.A. | Industrial or domestic overvoltage protective device |
US4709296A (en) * | 1985-06-18 | 1987-11-24 | Northern Telecom Limited | Protection arrangement for a telephone subscriber line interface circuit |
US4638176A (en) * | 1985-08-01 | 1987-01-20 | Mullett Associates, Inc. | Uninterruptible power supply |
US4703191A (en) * | 1985-12-09 | 1987-10-27 | Control Technology, Inc. | Reserve power source with power failure detection apparatus |
Cited By (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5508603A (en) * | 1995-03-28 | 1996-04-16 | Northrop Grumman Corporation | Polarity corrected, intermittent compensated, remote load voltage regulation |
US5822166A (en) * | 1996-12-05 | 1998-10-13 | Intel Corporation | DC power bus voltage transient suppression circuit |
US7535739B2 (en) * | 2004-02-24 | 2009-05-19 | Denso Corporation | Semiconductor switch |
US20050184715A1 (en) * | 2004-02-24 | 2005-08-25 | Hiroyasu Kidokoro | Semiconductor switch |
US20070109696A1 (en) * | 2005-11-14 | 2007-05-17 | Jp Nolan & Company | Ground fault circuit interrupt device |
US20070118310A1 (en) * | 2005-11-22 | 2007-05-24 | Erik Kindseth | System, and method for quantifying voltage anomalies |
US7315790B2 (en) | 2005-11-22 | 2008-01-01 | Rx Monitoring Services, Llc | System, and method for quantifying voltage anomalies |
US20080252144A1 (en) * | 2007-04-13 | 2008-10-16 | Delta Electronics, Inc. | Uninterruptible power supply and method for controlling same |
US7671487B2 (en) * | 2007-04-13 | 2010-03-02 | Delta Electronics, Inc. | Uninterruptible power supply and method for controlling same |
US20100244563A1 (en) * | 2009-03-27 | 2010-09-30 | Aclara Power-Line Systems Inc. | Under frequency/under voltage detection in a demand response unit |
WO2010111451A2 (en) * | 2009-03-27 | 2010-09-30 | Aclara Power-Line Systems Inc. | Under frequency/under voltage detection in a demand response unit |
WO2010111451A3 (en) * | 2009-03-27 | 2011-02-03 | Aclara Power-Line Systems Inc. | Under frequency/under voltage detection in a demand response unit |
US8860248B2 (en) | 2009-03-27 | 2014-10-14 | Aclara Technologies Llc | Under frequency/under voltage detection in a demand response unit |
WO2013098015A3 (en) * | 2011-12-26 | 2014-01-09 | Arcelik Anonim Sirketi | A household appliance protected from mains over voltage |
US9733286B2 (en) | 2013-07-30 | 2017-08-15 | Industrial Technology Research Institute | Method for identifying electric appliance and apparatus and system thereof |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4890005A (en) | Standby power supply line voltage fault detector | |
US5579197A (en) | Backup power system and method | |
US4473756A (en) | AC Uninterruptible power system | |
EP0309125B1 (en) | Uninterruptible power supply | |
US4065676A (en) | Battery backup for AC powered DC supply | |
EP0514171A1 (en) | Back-up uninterruptible power system | |
JPH0199445A (en) | Backup protection switch for blocking reverse power flow to interruption-free power source | |
US4890002A (en) | Line voltage fault detector for appliance protection | |
US5142163A (en) | High speed load transfer system | |
US3509357A (en) | Static transfer switching system | |
US4331995A (en) | Phase unbalance protector | |
US4707760A (en) | Mains protection device | |
GB2053596A (en) | Circuit for Mains Monitoring | |
JPH11178197A (en) | AC measuring instrument | |
WO1987000702A1 (en) | Stand-by power supply | |
US4052659A (en) | Overload protection system for power inverter | |
JP2645058B2 (en) | Uninterruptible power system | |
JP2793264B2 (en) | Uninterruptible power system | |
KR0123006B1 (en) | Power converter | |
JPH0479216B2 (en) | ||
JPH08331862A (en) | Uninterruptible power supply | |
KR910008725Y1 (en) | Stability circuit of electrical source of remote control | |
KR940020638A (en) | PROTECTIVE IMPROVEMENTS IN INDUCTIVE COUPLING | |
JP2926933B2 (en) | Output short-circuit protection method for voltage type inverter | |
JP2603237Y2 (en) | Reverse charge detection device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: BROOKS ELECTRONICS, INC., PENNSYLVANIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:PERMA POWER ELECTROICS, INC.;REEL/FRAME:006568/0888 Effective date: 19930601 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: WIREMOLD COMPANY, THE, CONNECTICUT Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:BROOKS ELECTRONICS, INC.;REEL/FRAME:007482/0288 Effective date: 19950424 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FEPP | Fee payment procedure |
Free format text: PAT HLDR NO LONGER CLAIMS SMALL ENT STAT AS SMALL BUSINESS (ORIGINAL EVENT CODE: LSM2); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |