US5355033A - Data input buffer circuit for use in a semiconductor memory device - Google Patents
Data input buffer circuit for use in a semiconductor memory device Download PDFInfo
- Publication number
- US5355033A US5355033A US07/726,188 US72618891A US5355033A US 5355033 A US5355033 A US 5355033A US 72618891 A US72618891 A US 72618891A US 5355033 A US5355033 A US 5355033A
- Authority
- US
- United States
- Prior art keywords
- transistor
- reference voltage
- data input
- input buffer
- voltage
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 239000000872 buffer Substances 0.000 title claims abstract description 70
- 239000004065 semiconductor Substances 0.000 title claims abstract description 23
- 230000005669 field effect Effects 0.000 claims abstract description 7
- 238000009413 insulation Methods 0.000 claims abstract description 7
- 230000001105 regulatory effect Effects 0.000 claims 13
- 229910044991 metal oxide Inorganic materials 0.000 claims 7
- 150000004706 metal oxides Chemical class 0.000 claims 7
- 230000000087 stabilizing effect Effects 0.000 claims 3
- 238000010586 diagram Methods 0.000 description 3
- 230000000694 effects Effects 0.000 description 3
- 238000004088 simulation Methods 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K21/00—Details of pulse counters or frequency dividers
- H03K21/02—Input circuits
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/0175—Coupling arrangements; Interface arrangements
- H03K19/0185—Coupling arrangements; Interface arrangements using field effect transistors only
- H03K19/018507—Interface arrangements
- H03K19/018521—Interface arrangements of complementary type, e.g. CMOS
-
- G—PHYSICS
- G05—CONTROLLING; REGULATING
- G05F—SYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
- G05F3/00—Non-retroactive systems for regulating electric variables by using an uncontrolled element, or an uncontrolled combination of elements, such element or such combination having self-regulating properties
- G05F3/02—Regulating voltage or current
- G05F3/08—Regulating voltage or current wherein the variable is DC
- G05F3/10—Regulating voltage or current wherein the variable is DC using uncontrolled devices with non-linear characteristics
- G05F3/16—Regulating voltage or current wherein the variable is DC using uncontrolled devices with non-linear characteristics being semiconductor devices
- G05F3/20—Regulating voltage or current wherein the variable is DC using uncontrolled devices with non-linear characteristics being semiconductor devices using diode- transistor combinations
- G05F3/24—Regulating voltage or current wherein the variable is DC using uncontrolled devices with non-linear characteristics being semiconductor devices using diode- transistor combinations wherein the transistors are of the field-effect type only
Definitions
- the present invention relates to a data input buffer used in a semiconductor memory device and particularly to a data input buffer which is not affected by the variation of the power source voltage.
- each pin is equipped with data input buffers which convert the TTL level signal inputted from the outside into a C-MOS level signal usable in the inside of the semiconductor memory device.
- an input trip level is set to determine a predetermined logic state from the TTL level signal which enters from the outside.
- the trip level is determined according to the size of C-MOS transistor which constitutes a buffer.
- variation of power source voltage lowers the reliability of buffer by making the input trip level unstable.
- the conventional data input buffer circuit is shown, the conventional data input buffer is connected to power source voltage terminal V cc through P-MOS transistor 1 which is controlled by a buffer enable signal EN.
- the input voltage V in which is applied by a TTL level outside signal, is connected in common to P-MOS transistor 2, N-MOS transistor 4 and gate 5.
- the potential of sensing node 3 which connects the drain of said P-MOS transistor 2 and the drain of said N-MOS transistor 4 attains to output voltage V out , a final output of data input buffer, through inverter 6 and the output voltage V out is supplied to the inside chip.
- FIG. 1B shows the voltage variation (10 V) of the source terminal 10 of P-MOS transistor 2 according to the variation of the power source voltage V cc
- FIG. 1C shows an input trip margin (or the amount of voltage which varied between source and drain) of P-MOS transistor 2 according to the variation of the power source voltage in the circuit of the FIG. 1A, when the level of the input voltage V in is inputted is lower than 0.8 V, the P-MOS transistor 2 turns on and a level of output voltage V out attains to a low state.
- the voltage V10 of the source terminal 10 of the P-MOS transistor 2 is in V cc - ⁇ condition ( ⁇ is a voltage drop by P-MOS transistor) because the buffer enable signal EN is in a low state.
- output voltage shows a high state even when input level is higher than 0.8 V, not to speak of when the input level is lower than 0.8 V.
- an input trip margin ITMG of the P-MOS transistor 2 also increases as in the case where the power source voltage rises. In this case, a low state can be outputted if input level is lower than 2.4 V.
- FIG. 1A shows a circuit diagram of the conventional data input buffer
- FIGS. 1B and 1C illustrate the graphs showing voltage characteristic according to a conventional data input buffer circuit
- FIG. 2 shows a data input buffer circuit diagram according to the present invention
- FIG. 3 shows an internal structural diagram of the reference voltage generation circuit shown in FIG. 2;
- FIG. 4A illustrates the graph showing a voltage characteristic according to the present invention.
- FIG. 4B illustrates the graph showing a current characteristic according to the present invention.
- an object of the present invention to provide a data input buffer which has a stable a input trip level regardless of power source voltage variation.
- the present invention is characterized in that, in the data input buffer connected to power source voltage, it is equipped with a conductive passage which, connected between power source voltage and a predetermined level sensing node, adjusts the amount of an electric current according to a level of input voltage and an insulation gate field effect transistor with one end of its channel connected to the conductive passage and other end of its channel connected to ground voltage terminal and its gate to which voltage is applied according to the level of the power source voltage.
- the circuit of P-MOS transistors 11, 13, N-MOS transistors 15, 16 and inverter 19 are formed in the same manner as that of FIG. 1, but the channel of N-MOS transistor 17 with its gate connected to the output terminal of reference voltage generation circuit 18 is formed between the source node 12 of said P-MOS transistor 13 and ground voltage terminal V ss .
- the reference voltage generation circuit 18 produces reference voltage V ref .
- the source node voltage V 12 of the P-MOS transistor 13, the channel current I 17 of the N-MOS transistor 17 and the reference voltage V ref are an object of important consideration.
- the first clamping circuit 42 comprises P-MOS transistors 35, 36 with diodes connected in series from the reference voltage node 34 and an N-MOS transistor 37 with a gate connected to power source terminal V cc .
- the second clamping circuit 43 comprises an N-MOS transistor 38 with a gate connected to power source voltage terminal V cc and N-MOS transistors 39, 40, 41 with diodes connected in series from the source of the N-MOS transistor 38.
- the P-MOS transistors 31, 32, 33 connected in series between the power source voltage terminal V cc and the reference voltage node 34 function as a voltage follower which shows the potential of the reference voltage node 34 according to a level of the power source voltage V cc .
- the number of those P-MOS transistors is adjustable at need.
- the voltage follower can be composed of other general resistances or diodes. It is not necessary to use P-MOS transistors positively.
- first and second clamping circuits 42, 43 can also be composed of other elements. Moreover, the clamping operations of the first and second clamping circuits 42, 43 can be enabled or disabled by supplying a predetermined clock instead of power source voltage V cc to the gates of the N-MOS transistors 37, 38.
- the graph of FIG. 4A shows a correlation between power source voltage V cc and reference voltage V ref (or gate voltage V g of N-MOS transistor 17) and the graph of FIG. 4B shows a correlation between a voltage V 12 of the source node 12 of P-MOS transistor 13 and the channel current I 17 of N-MOS transistor 17 which are illustrated in FIG. 2. Then the operation of the present invention will be described by referring to the graphs of the FIGS. 4A, 4B, the FIGS. 2 and 3.
- the threshold voltages of P-MOS and N-MOS transistors applied to the reference voltage generation circuit 18 are valued at 1 as the absolute value.
- the reference voltage generation circuit 18 supplies the voltage at a level corresponding to a variation of power source voltage to the gate on N-MOS transistor 17 shown in FIG. 2. (Refer to FIG. 4A).
- the voltage follower 30 composed of P-MOS transistors 31, 32 and 33 as shown FIG. 3 produces a voltage of
- the first clamping circuit 42 clamps the reference voltage V ref to the extent of 2 V tp and the second clamping circuit 43 clamps the reference voltage to the extent of 3 V tn . Supposing that power source voltage V cc is 5 V, the values of the above are 2 V, 2 V and 3 V respectively.
- the reference voltage node 34 is connected to the present low power source voltage.
- the lowered reference voltage V ref is applied to the gate of N-MOS transistor 17, so that conductivity of N-MOS transistor 17 is reduced and the V 12 voltage is thereby prevented from being reduced further.
- the reference voltage node 34 is connected to ground voltage terminal V ss . through the first clamping circuit 42.
- the reference voltage V ref attains to a level of about 3 V and this level increases a channel current I 17 by improving the conductivity of N-MOS transistor 17, so that a rise in a level of the source node voltage V 12 caused by a rise in the power source voltage is thereby disturbed.
- the reference voltage node 34 is clamped to a level of about 4 V by the second clamping circuit 43. As it makes the conductivity of N-MOS transistor 17 greater than in the above case, it makes flow more channel current I 17 .
- the source node voltage V 12 of P-MOS transistor 12 as shown in FIG. 2 is maintained constant by adjusting the current driving ability (or conductivity) of said N-MOS transistor 17 according to a variation of power source voltage even in the case where power source voltage V cc lowers or rises abnormally, as illustrated in FIG. 4B.
- the result of simulation tells that the conventional art makes a difference of 0.35 V in input trip level which varies according to a variation of power source voltage but the present invention makes a difference of 0.18 V.
- the conventional art makes a difference of 1.0 ns in velocity from input to output between the maximum value and minimum value of power source voltage but the present invention is greatly improved by making a difference of 0.3 ns.
- the present invention is greatly improved by making a difference of 0.3 ns.
- the present invention has the effect of securing the operational stability and reliability of data input buffer by seeing to it that input trip level is not affected by a variation of power source voltage in the data input buffer.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Computing Systems (AREA)
- Mathematical Physics (AREA)
- General Engineering & Computer Science (AREA)
- Nonlinear Science (AREA)
- Electromagnetism (AREA)
- General Physics & Mathematics (AREA)
- Radar, Positioning & Navigation (AREA)
- Automation & Control Theory (AREA)
- Logic Circuits (AREA)
- Static Random-Access Memory (AREA)
- Dram (AREA)
Abstract
Description
TABLE 1 ______________________________________ Condition (V.sub.cc) 4 V 5 V 6 V Unit (V) 80° C. 25° C. -5° C. ΔV ______________________________________ Conventional Circuit 1.184 V 1.384 V 1.534 V 0.35 V Inventive Circuit 1.257 V 1.389 V 1.445 V 0.18 V ______________________________________
TABLE 2 ______________________________________ Condition (V.sub.cc) at Minimum V.sub.cc at Maximum V.sub.cc ΔS ______________________________________ Conventional 1.2 ns 2.2 ns 1.0 ns Circuit Inventive Circuit 0.3 ns 0.6 ns 0.3 ns ______________________________________
Claims (29)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1991-8453 | 1991-05-24 | ||
KR1019910008453A KR930008661B1 (en) | 1991-05-24 | 1991-05-24 | Data input buffer of semiconductor memory apparatus |
Publications (1)
Publication Number | Publication Date |
---|---|
US5355033A true US5355033A (en) | 1994-10-11 |
Family
ID=19314871
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US07/726,188 Expired - Lifetime US5355033A (en) | 1991-05-24 | 1991-07-05 | Data input buffer circuit for use in a semiconductor memory device |
Country Status (3)
Country | Link |
---|---|
US (1) | US5355033A (en) |
JP (1) | JPH04351791A (en) |
KR (1) | KR930008661B1 (en) |
Cited By (24)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5537065A (en) * | 1994-09-15 | 1996-07-16 | Lsi Logic Corporation | Programmable voltage detection system |
US5589783A (en) * | 1994-07-29 | 1996-12-31 | Sgs-Thomson Microelectronics, Inc. | Variable input threshold adjustment |
US5604457A (en) * | 1995-08-07 | 1997-02-18 | Etron Technology, Inc. | Mixed mode output buffer circuit for CMOSIC |
US5652539A (en) * | 1993-02-05 | 1997-07-29 | Dallas Semiconductor Corporation | Power regulator |
US5742197A (en) * | 1993-11-18 | 1998-04-21 | Samsung Electronics Co., Ltd. | Boosting voltage level detector for a semiconductor memory device |
US5854567A (en) * | 1994-03-24 | 1998-12-29 | Siemens Aktiengesellschaft | Low loss integrated circuit with reduced clock swing |
US5872464A (en) * | 1996-08-12 | 1999-02-16 | Cypress Semiconductor Corp. | Input buffer with stabilized trip points |
US5900741A (en) * | 1995-06-21 | 1999-05-04 | Micron Technology, Inc. | CMOS buffer having stable threshold voltage |
US5966035A (en) * | 1996-05-02 | 1999-10-12 | Integrated Device Technology, Inc. | High voltage tolerable input buffer |
US6023176A (en) * | 1998-03-27 | 2000-02-08 | Cypress Semiconductor Corp. | Input buffer |
US6023174A (en) * | 1997-07-11 | 2000-02-08 | Vanguard International Semiconductor Corporation | Adjustable, full CMOS input buffer for TTL, CMOS, or low swing input protocols |
US6040708A (en) * | 1997-01-02 | 2000-03-21 | Texas Instruments Incorporated | Output buffer having quasi-failsafe operation |
US6249174B1 (en) * | 1999-02-23 | 2001-06-19 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor integrated circuit device which shortens the transition time between operating and standby states |
US6384671B1 (en) | 1994-05-20 | 2002-05-07 | Fujitsu Limited | Electronic circuit apparatus for transmitting signals through a bus and semiconductor device for generating a predetermined stable voltage |
US6411149B1 (en) * | 1996-07-30 | 2002-06-25 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor integrated circuit device operable with low power consumption at low power supply voltage |
US20030222698A1 (en) * | 2002-05-30 | 2003-12-04 | Sun Microsystems, Inc. | Process variation compensated high voltage decoupling capacitor biasing circuit with no DC current |
US20050068077A1 (en) * | 2003-09-30 | 2005-03-31 | Intel Corporation | Local bias generator for adaptive forward body bias |
US20080203977A1 (en) * | 2006-11-10 | 2008-08-28 | Nandakishore Raimar | Boost buffer aid for reference buffer |
US20080258797A1 (en) * | 2007-04-18 | 2008-10-23 | Cypress Semiconductor Corp. | Non-resistive load driver |
US20100109762A1 (en) * | 2008-11-06 | 2010-05-06 | Jae-Hyuk Im | Internal voltage generator |
US8035455B1 (en) | 2005-12-21 | 2011-10-11 | Cypress Semiconductor Corporation | Oscillator amplitude control network |
US8364870B2 (en) | 2010-09-30 | 2013-01-29 | Cypress Semiconductor Corporation | USB port connected to multiple USB compliant devices |
DE19956465B4 (en) * | 1998-11-24 | 2013-04-11 | Hyundai Electronics Industries Co., Ltd. | Control circuit for a data I / O buffer |
US9667240B2 (en) | 2011-12-02 | 2017-05-30 | Cypress Semiconductor Corporation | Systems and methods for starting up analog circuits |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4464587A (en) * | 1980-10-14 | 1984-08-07 | Tokyo Shibaura Denki Kabushiki Kaisha | Complementary IGFET Schmitt trigger logic circuit having a variable bias voltage logic gate section |
US4687954A (en) * | 1984-03-06 | 1987-08-18 | Kabushiki Kaisha Toshiba | CMOS hysteresis circuit with enable switch or natural transistor |
US4833342A (en) * | 1987-05-15 | 1989-05-23 | Kabushiki Kaisha Toshiba | Reference potential generating circuit |
US4929853A (en) * | 1988-07-19 | 1990-05-29 | Samsung Electronics, Co., Ltd. | Input translating circuit for CMOS device |
US5034623A (en) * | 1989-12-28 | 1991-07-23 | Texas Instruments Incorporated | Low power, TTL level CMOS input buffer with hysteresis |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS61103223A (en) * | 1984-10-26 | 1986-05-21 | Mitsubishi Electric Corp | Constant voltage generating circuit |
JPS63305616A (en) * | 1987-06-08 | 1988-12-13 | Sony Corp | Signal level conversion circuit |
-
1991
- 1991-05-24 KR KR1019910008453A patent/KR930008661B1/en not_active Expired - Fee Related
- 1991-07-05 US US07/726,188 patent/US5355033A/en not_active Expired - Lifetime
- 1991-08-23 JP JP3235677A patent/JPH04351791A/en active Pending
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4464587A (en) * | 1980-10-14 | 1984-08-07 | Tokyo Shibaura Denki Kabushiki Kaisha | Complementary IGFET Schmitt trigger logic circuit having a variable bias voltage logic gate section |
US4687954A (en) * | 1984-03-06 | 1987-08-18 | Kabushiki Kaisha Toshiba | CMOS hysteresis circuit with enable switch or natural transistor |
US4833342A (en) * | 1987-05-15 | 1989-05-23 | Kabushiki Kaisha Toshiba | Reference potential generating circuit |
US4929853A (en) * | 1988-07-19 | 1990-05-29 | Samsung Electronics, Co., Ltd. | Input translating circuit for CMOS device |
US5034623A (en) * | 1989-12-28 | 1991-07-23 | Texas Instruments Incorporated | Low power, TTL level CMOS input buffer with hysteresis |
Cited By (41)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5652539A (en) * | 1993-02-05 | 1997-07-29 | Dallas Semiconductor Corporation | Power regulator |
US5742197A (en) * | 1993-11-18 | 1998-04-21 | Samsung Electronics Co., Ltd. | Boosting voltage level detector for a semiconductor memory device |
US5854567A (en) * | 1994-03-24 | 1998-12-29 | Siemens Aktiengesellschaft | Low loss integrated circuit with reduced clock swing |
US6384671B1 (en) | 1994-05-20 | 2002-05-07 | Fujitsu Limited | Electronic circuit apparatus for transmitting signals through a bus and semiconductor device for generating a predetermined stable voltage |
US5589783A (en) * | 1994-07-29 | 1996-12-31 | Sgs-Thomson Microelectronics, Inc. | Variable input threshold adjustment |
US5537065A (en) * | 1994-09-15 | 1996-07-16 | Lsi Logic Corporation | Programmable voltage detection system |
US5900741A (en) * | 1995-06-21 | 1999-05-04 | Micron Technology, Inc. | CMOS buffer having stable threshold voltage |
US6127841A (en) * | 1995-06-21 | 2000-10-03 | Micron Technology, Inc. | CMOS buffer having stable threshold voltage |
US5604457A (en) * | 1995-08-07 | 1997-02-18 | Etron Technology, Inc. | Mixed mode output buffer circuit for CMOSIC |
US5966035A (en) * | 1996-05-02 | 1999-10-12 | Integrated Device Technology, Inc. | High voltage tolerable input buffer |
US6441651B2 (en) | 1996-05-02 | 2002-08-27 | Integrated Device Technology, Inc. | High voltage tolerable input buffer |
US6104229A (en) * | 1996-05-02 | 2000-08-15 | Integrated Device Technology, Inc. | High voltage tolerable input buffer and method for operating same |
US6411149B1 (en) * | 1996-07-30 | 2002-06-25 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor integrated circuit device operable with low power consumption at low power supply voltage |
US5872464A (en) * | 1996-08-12 | 1999-02-16 | Cypress Semiconductor Corp. | Input buffer with stabilized trip points |
US6040708A (en) * | 1997-01-02 | 2000-03-21 | Texas Instruments Incorporated | Output buffer having quasi-failsafe operation |
US6023174A (en) * | 1997-07-11 | 2000-02-08 | Vanguard International Semiconductor Corporation | Adjustable, full CMOS input buffer for TTL, CMOS, or low swing input protocols |
US6335633B1 (en) | 1997-07-11 | 2002-01-01 | Vanguard International Semiconductor Corporation | Adjustable, full CMOS input buffer for TTL, CMOS, or low swing input protocols |
US6023176A (en) * | 1998-03-27 | 2000-02-08 | Cypress Semiconductor Corp. | Input buffer |
DE19956465B4 (en) * | 1998-11-24 | 2013-04-11 | Hyundai Electronics Industries Co., Ltd. | Control circuit for a data I / O buffer |
US6249174B1 (en) * | 1999-02-23 | 2001-06-19 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor integrated circuit device which shortens the transition time between operating and standby states |
US20030222698A1 (en) * | 2002-05-30 | 2003-12-04 | Sun Microsystems, Inc. | Process variation compensated high voltage decoupling capacitor biasing circuit with no DC current |
US6897702B2 (en) * | 2002-05-30 | 2005-05-24 | Sun Microsystems, Inc. | Process variation compensated high voltage decoupling capacitor biasing circuit with no DC current |
US20050068077A1 (en) * | 2003-09-30 | 2005-03-31 | Intel Corporation | Local bias generator for adaptive forward body bias |
US8035455B1 (en) | 2005-12-21 | 2011-10-11 | Cypress Semiconductor Corporation | Oscillator amplitude control network |
US8564252B2 (en) | 2006-11-10 | 2013-10-22 | Cypress Semiconductor Corporation | Boost buffer aid for reference buffer |
US20080203977A1 (en) * | 2006-11-10 | 2008-08-28 | Nandakishore Raimar | Boost buffer aid for reference buffer |
US8035401B2 (en) | 2007-04-18 | 2011-10-11 | Cypress Semiconductor Corporation | Self-calibrating driver for charging a capacitive load to a desired voltage |
US10418990B2 (en) | 2007-04-18 | 2019-09-17 | Monterey Research, Llc | Load driver |
US8164365B2 (en) | 2007-04-18 | 2012-04-24 | Cypress Semiconductor Corporation | Non-resistive load driver |
US20080258797A1 (en) * | 2007-04-18 | 2008-10-23 | Cypress Semiconductor Corp. | Non-resistive load driver |
US20080258740A1 (en) * | 2007-04-18 | 2008-10-23 | Cypress Semiconductor Corporation | Self-calibrating driver |
US8570073B2 (en) | 2007-04-18 | 2013-10-29 | Cypress Semiconductor Corporation | Load driver |
US11876510B2 (en) | 2007-04-18 | 2024-01-16 | Monterey Research, Llc | Load driver |
US9124264B2 (en) | 2007-04-18 | 2015-09-01 | Cypress Semiconductor Corporation | Load driver |
US11223352B2 (en) | 2007-04-18 | 2022-01-11 | Monterey Research, Llc | Load driver |
US9923559B2 (en) | 2007-04-18 | 2018-03-20 | Monterey Research, Llc | Load driver |
US7936207B2 (en) * | 2008-11-06 | 2011-05-03 | Hynix Semiconductor Inc. | Internal voltage generator |
US20100109762A1 (en) * | 2008-11-06 | 2010-05-06 | Jae-Hyuk Im | Internal voltage generator |
US8364870B2 (en) | 2010-09-30 | 2013-01-29 | Cypress Semiconductor Corporation | USB port connected to multiple USB compliant devices |
US8645598B2 (en) | 2010-09-30 | 2014-02-04 | Cypress Semiconductor Corp. | Downstream interface ports for connecting to USB capable devices |
US9667240B2 (en) | 2011-12-02 | 2017-05-30 | Cypress Semiconductor Corporation | Systems and methods for starting up analog circuits |
Also Published As
Publication number | Publication date |
---|---|
KR930008661B1 (en) | 1993-09-11 |
JPH04351791A (en) | 1992-12-07 |
KR920022678A (en) | 1992-12-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5355033A (en) | Data input buffer circuit for use in a semiconductor memory device | |
EP0666648B1 (en) | Off-chip driver with voltage regulated predrive | |
KR930009148B1 (en) | Source voltage control circuit | |
US3806742A (en) | Mos voltage reference circuit | |
US5164621A (en) | Delay device including generator compensating for power supply fluctuations | |
US6624679B2 (en) | Stabilized delay circuit | |
EP0535325B1 (en) | Voltage generator for a memory array | |
US6424178B1 (en) | Method and system for controlling the duty cycle of a clock signal | |
US5087834A (en) | Buffer circuit including comparison of voltage-shifted references | |
US4649291A (en) | Voltage reference circuit for providing a predetermined voltage to an active element circuit | |
KR910005599B1 (en) | Power supply voltage converting circuit of high density semiconductor memory device | |
US5083045A (en) | High voltage follower and sensing circuit | |
US5942933A (en) | Internal voltage generation circuit for semiconductor device | |
US4749880A (en) | Circuit for detecting level of input voltage | |
US20070222482A1 (en) | Methods for adaptive trip point detection | |
US5901055A (en) | Internal boosted voltage generator of semiconductor memory device | |
US5602506A (en) | Back bias voltage generator | |
US4649289A (en) | Circuit for maintaining the potential of a node of a MOS dynamic circuit | |
US5973549A (en) | Semiconductor device having input buffer with reduced bias voltage variations and low power consumption | |
US5680071A (en) | Tristate voltage boosted integrated circuit | |
KR100266901B1 (en) | Internal power supply voltage generation circuit and semiconductor memory device using the same | |
US6621329B2 (en) | Semiconductor device | |
US5694035A (en) | Voltage regulator circuit | |
US4890051A (en) | CMOS input buffer stable for the variation of a power supplying voltage | |
KR19990022525A (en) | Voltage regulation circuit and its method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SAMSUNG ELECTRONICS CO., LTD., A CORPORATION OF TH Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:JANG, HYUN-SOON;REEL/FRAME:005764/0857 Effective date: 19910628 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
CC | Certificate of correction | ||
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |